ipXchange, Electronics components news for design engineers 1200 627

Bridging Compute and Fabric IP: A New Era for RISC-V System Design (with Baya Systems & Tenstorrent)

ipXchange, Electronics components news for design engineers 310 310

Registration


Free

View now

The future of AI-driven compute depends on how well data can move. Traditional network-on-chip (NoC) architectures are hitting their limits, and the next generation of RISC-V subsystems demands faster, more intelligent interconnects.

In this live engineer-focused session, Baya Systems and Tenstorrent will explore why collaboration between compute and fabric IP is now critical for performance and scalability in modern SoC design. You’ll see how combining Ascalon processors and Tenstorrent System IP with Baya’s RISC-V Fabric IP enables more efficient data movement, stronger interoperability, and streamlined subsystem integration.

The session will include a live interoperability demo showing the Ascalon + Baya Fabric IP reference design in action.

What You’ll Learn

  • Why traditional NoCs struggle to meet modern AI and HPC demands
  • How RISC-V subsystems are evolving to improve on-chip data transfer
  • The importance of interoperability across IP providers
  • How Baya’s Fabric IP complements Tenstorrent compute and system IP
  • Practical steps from a real reference design and integration example

This webinar is presented by

Luke Yen
Tenstorrent

Fellow

Kent Orthner

Principal Solutions Architect

Elliot Lee-Hearn
ipXchange

Electronics Engineer & Host

    We care about the protection of your data. Read our Privacy Policy.

    Get the latest disruptive technology news

    Sign up for our newsletter and get the latest electronics components news for design engineers direct to your inbox.